MCST-R500S
The MCST R500S (Russian: МЦСТ R500S) is a 32-bit system-on-a-chip, developed by Moscow Center of SPARC Technologies (MCST) and fabricated by TSMC.
| General information | |
|---|---|
| Launched | 2007 | 
| Designed by | Moscow Center of SPARC Technologies (MCST) | 
| Common manufacturer(s) | |
| Performance | |
| Max. CPU clock rate | 500 MHz | 
| Architecture and classification | |
| Instruction set | SPARC V8 | 
| Physical specifications | |
| Cores | 
  | 
MCST R500S Highlights
    
- implements the SPARC V8 instruction set architecture (ISA)
 - dual-core
 - the two cores can work in redundancy to increase reliability of the system.
 - core specifications:
 - shared 512KB L2 cache
 - integrated controllers:
 - 500 МHz clock rate
 - 130 nm process
 - die size 100 mm2
 - ~45 million transistors
 - power consumption 5W
 
References
    
    
    This article is issued from Wikipedia. The text is licensed under Creative Commons - Attribution - Sharealike. Additional terms may apply for the media files.